Post on 19-May-2015
description
FPGA to ASIC, ASIC to ASIC,DSP to ASICCONVERSIONs
Reduce Production Cost Reduce your FPGA chip cost by more than 50%
from your product, with no effort from your side"
KaiSemi provides you a Guaranteed ASIC drop-in replacement with No NRE payment, as Fast as 6-
14 weeks.
KaiSemi is the only vendor who owns in-house semi-automated tools converting FPGA-to-ASIC directly from netlist, any size of FPGA.
KaiSemi will convert your FPGA, covering the whole ASIC workflow from customer decision until 2nd source product shipping, seamless to customer work.
relies on a strong firm financial footing of Kai-Tek Group and a massive proven conversion experience.
KaiSemi is a fabless semiconductor vendor specialized in product conversions of: FPGA-to-ASIC ASIC-to-ASIC DSP-to-ASIC MultiChip-to-ASICwww.kaisemi.com
KaiSemi is a part of the Kai-Tek Group of companies, a well established representative, distributor and a R&D service provider in the semiconductor market with a strong financial backing. www.kai-tek.com
The Kai-Tek Group is a member of the ATeG “Advanced Technology Group”, a provider of very strong technical offerings to its customers, worldwide, from design-in to production service.www.ateg-ww.com
About KaiSemi
Specialists of Cost-reduction chips Cost-reduction by FPGA-to-ASIC replacement.
Any size of FPGA Seamless automated conversion directly from Netlist
End-Of-Life continuation ASIC-to-ASIC replacement. Cost-reduction by merging multiple FPGAs/ASICs:
into a single-die replacement, or into a multi-die single package replacement
Drop-in replacement: fully compatible pin-to-pin 2nd source functional replacement with decreased package
Cost-reduction and performance boost by DSP-to-ASIC.
KaiSemi services
Technical background:
Why replace FPGA by ASIC?
Significant Cost reduction.Significant Power saving.Protection and copy-securing of
Intellectual Property.Board cost reduction: No need for
Flash/EPROM chip; May reduce size in a multi-FPGA case.
Eliminates power-up reconfiguration time.Significant lower radiated EMI.
KaiSemi is focused on converting, FPGA or ASIC, directly from the FPGA’s Post-P&R-Compiled Netlist.
Kai-Semi has an exclusive set of tools and processes to convert directly from FPGA netlist to ASIC final chip.
Converting from FPGA netlist stage allows us to give quality guarantee with no functional risk and very fast cycle time.
KaiSemi exclusive Workflow
RTL fit to ASIC
Full ASIC Synthesis
Functional Simulation
Timing + Functional Simulation
DFT insertions
Layout P&R
Timing + Functional Simulation
FAB hand-off
FPGA RTL
FPGA Netlist
Traditional flowKaiSemi flow
ASIC Netlist
Kai
Sem
i
in
-ho
use
to
ols
KaiSemi business model
1. Functionality Guaranteed “No good, no pay”.
2. Zero NRE Payment “Minimum Risk”.
3. Fastest cycle-time “as fast as 6-14 weeks”.
4. Minimum customer intervention “Fire and forget”.
5. Any size FPGA “Minimum complexity limitation”.
1
2
3
5
4
Customer
KaiSemi exclusive benefits1. Functionality Guaranteed (No Good No Pay!), because:
No RTL touch ! Functional source code is untouched. Using ONLY the Netlist outcome of the proven working FPGA. Proven in-house semi-automated developed conversion tool with experience limits
human errors
2. No NRE Payment (No Risk), because: Our business model is targeted to ease on the customer. Based on minimum quantity
ordering.
3. Fastest cycle-time, because: Shortening ASIC flow cycle by using automated process and by starting, higher,
from netlist stage Limiting the need for customers cycles of RTL flow, synthesis, verifications and
back-annotations. Having well established coherent work flow with FABs.
4. Minimum customer intervention (Fire & Forget), because: Customer is required to provide 2 main receivables:
1. The FPGA netlist 2. A verification test vectors.
From that point on we proceed in posted mode, performing the whole ASIC process until providing a final working chip.
5. Any size FPGA, because: KaiSemi conversion tool deals with any size and any type of FPGA with No limit on
netlist size.
KaiSemi Team
The KaiSemi team is built from experts, having 12 to 19 years of experience in the relevant activity of FPGAs & ASIC conversions including the full flow required for ASIC productization.
The team members have an experience of over 500 successful FPGAs & ASIC conversions.
KaiSemi Additional Expertise Delivering a fully compatible pin-to-pin packaged device based on the existing
FPGA.
Capability to fit compatible IPs, PLLs & I/Os of FPGAs to ASICs.
Capability to provide various types of special cells like PLLs, DLLs, ADPLLs, Multipliers, Power-On-Reset and broad range of IPs.
KaiSemi has a well established infrastructure with FABs and Processes in a wide range of technology processes (0.5u, 0.35u, 0.18u, 0.13u, 0.09u). FAB-Process is carefully defined based on the required frequency and other design constraints, targeting to lower the cost.
Supporting Commercial, Industrial and Military grades.
Supporting Mixed signal and custom Analog cells solutions.
Providing Custom low power design for specific modules.
Supporting High performance libraries and clocking, convering both high speed and low power requirements.
ASIC to ASICKaiSemi provides EOL (End Of Life) replacements for
ASICs taking care of the entire production process, without customer involvement.
We guarantee a fully compatible drop-in replacement for use as a reliable replacement part second source.
We do not charge NRE, we only get paid for the working parts, so no risk is involved for the customer.
KaiSemi has also the capability to provide ASIC to ASIC conversion for improving performance and/or using improved replaceable ASIC libraries and IPs.
Multi Chip MergeKaisemi provides advanced multi
chip solutions, that convert several FPGA's into one ASIC, thus reducing the total system cost and power consumption immensely.
We could also package your EOL (End Of Life) ASIC or converted FPGA along with its external memories etc. thus enabling further cost reduction and a reduced PCB footprint.
We have the ability to assemble Multiple dies in a single package.
In addition, we have the ability to convert Multiple FPGAs into a single die.
DSP to ASIC KaiSemi offers a migration flow
from DSP designs to a dedicated ASIC.
This allows our customers to boost DSP performance up to x100 from the existing top of the line expensive DSP chips.
KaiSemi offers a development environment flow and service to import DSP designs into ASIC while using evaluation verification on an FPGA.
DSP design houses can now boost performance per cost in their applications, by moving from a traditional DSP chip to a dedicated ASIC, using KaiSemi's offering, with minimum development effort on their side.
Perfblcks/sec
Platform
6,835 TI C5410 160MHz
12,602 Blackfin 300MHz
31,505 Blackfin 750MHz
41,025 FPGA + Impulse C 50MHz
205,125 *KaiSemi ASIC1 250Mhz 0.13um
369,225 *KaiSemi ASIC2 450Mhz 0.09um
Performance comparing example:JPEG Encoder Case Study
Cost MMAC/s MMAC/s
Num of Multipliers
Device
¢6.4 4,000 4 TI DSP 1GHz
¢3.3 1,200 4 TI DSP 300MHz
¢0.87,000 28
ECP-DSP20 250MHz
¢0.024119,000 476
*KaiSemi ASIC1 250MHz
¢0.027214,200 476
*KaiSemi ASIC2 450MHz
Performance per Cost comparing
*Estimated performance based ASIC frequency speedup
*Estimated performance/cost based ASIC area parallelism
www.latticesemi.com/lit/docs/generalinfo/ecp_whitepaper.pdf
www.gmvhdl.com/fpga_for_dsp.htmlLink:
Link:
Contacts
Website:www.kaisemi.com
Sales:sales@kaisemi.comTel: +972-9-8920400Cell: +972-54-6675544
Tech Support:support@kaisemi.comTel: +972-9-8920400Cell: +972-54-4584445
Thank You