Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

download Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

of 74

Transcript of Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    1/74

    Exp.No: Page no-1 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    SYMBOLS AND PIN DIAGRAMS

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    2/74

    Exp.No: Page no-2 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    CIRCUIT SIMULATION USING ORCAD SIMULATION TOOL

    -------------------------------------------------------------------------------------

    Procedure for Circuit simulation:

    1. Choose ORCAD capture icon from the program window.2. In file, select new and then project.3. Enter the name of the project, create the new project using A/D or mixed

    modeling and specify the location.

    4. Create PSPICE project as a blank project.5. In the schematic window click on the right most corners to select the tools.6. Select the place part tool to select the components that are specified circuit

    diagram.

    7. Place the components on the schematic page as given in the circuit diagram.8. Select place wire tool to connect the components as per the circuit diagram.9. Place the junctions where ever it is necessary.10.Select the place ground tool to place ground as needed in the circuit diagram.11.Select the voltage / level marker from the tool bar and place as per the

    requirement and save the project.

    12.Choose new simulation profile and name the simulation profile.13.Select edit simulation settings from the tool bar and make the necessary

    simulation settings.

    14.Select Run PSPICE option and obtain the results.15.Adjust the run to time by selecting edit simulation settings for proper results.

    Note:

    1. Simulation of all the experiments using ORCAD tool ismandatory.

    2. The above said procedure should be followed in common to allthe experiments given in the syllabus formulated by Anna

    University Coimbatore.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    3/74

    Exp.No: Page no-3 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    STUDY OF DIFFERENT TYPES OF BIASING OF ACTIVE CIRCUITS

    (BIASING OF BIPOLAR JUNCTION TRANSISTOR - BJT)

    -----------------------------------------------------------------------------------

    Aim:

    To Study and simulate the different biasing techniques of Bipolar JunctionTransistor (Fixed bias and voltage divider bias).

    Components required:

    S.No Description Range Type Quantity

    1 PSPICE Simulation Tool - - -

    2 PC System

    Theory:

    The process of raising the strength of a weak signal without any change in itsgeneral shape is called faithful amplification. The key factor for achieving this faithfulamplification is biasing. Biasing the circuit should ensure the following conditions,

    1. Proper zero signal collector current.2. Minimum proper BaseEmitter voltage (VBE) at any instant.3. Minimum proper CollectorEmitter voltage (VCE) at any instant.

    (VCE does not fall below 0.5 V for Germanium and 1V for silicon)Conditions (1) and (2) ensure that base-emitter junction shall remain properly

    forward biased and (3) ensure that base-collector junction shall remain reverse biased atall times. The fulfillment of these conditions will ensure that the transistor works overthe active region of the output characteristics i.e., between saturation to cutoff region.

    Methods of Transistor Biasing:1. Base resistor or fixed bias.2. Self bias or voltage divider bias

    Base Resistor or Fixed biasing technique:

    In this method, a high resistance RB (several 100 Kilo ohms) is connectedbetween the base and positive end of supply for NPN transistor and between base andnegative end of supply for PNP transistor. Hence zero signal Base current is provided byVCC and its flows through RB. Since base is positive with respect to emitter, the baseemitter junction is forward biased. The required value of zero signal base current I B canbe made to flow by selecting the proper value of base resistor R B.

    Figure 1.1.1: CE amplifier circuit with fixed bias

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    4/74

    Exp.No: Page no-4 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    (A) Circuit Arrangement for Base resistor or fixed biasing technique:

    Circuit Design:

    Design a common emitter amplifier circuit with base resistor biasing method for

    the given specifications

    =100 VCC = 15V VBE = 0.6V VCE = 8V IC = 2 mA

    S = + 1 ---- = S 1

    S =

    S =

    We know that, IB = IC/

    IB =

    IB =

    To find RB and RC:

    VCC = IB RB + VBE

    RB = (VCC - VBE)/ IB

    =

    RB =

    VCC = IC RC + VCE.

    RC = VCC - VCE / IC

    =

    RC =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    5/74

    Exp.No: Page no-5 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Analysis for Base resistor or fixed biasing technique:

    From the Figure 1.1.1 It is required to find the value of RB so that the required

    collector current flows in the zero signal conditions. Let IC be the required zero signal

    collector current.

    Therefore IB = IC / --------- (1)

    Where, is the current amplification factor for CE configuration.

    Considering the closed circuit A-B-E-N-A and applying KVL,

    VCC = IB RB + VBE

    RB = (VCC - VBE)/ IB --------- (2)

    Eqn. (2) can be rewritten as,

    RB = VCC/ IB; since VCC >> VBE VBE can be Neglected

    Stability factor(s):

    S= + 1

    Advantages of Base Resistor Method:

    1. The biasing circuit is very simple as only one resistance RB is required.2. Biasing conditions can easily be set and the calculations are simple.3. There is no loading of the source by the biasing circuit since no resistor is

    employed across base emitter junction.

    Disadvantages of Base Resistor Method:

    1. This method provides poor stabilization.2. The stability factor is very high.

    Self Bias or Voltage Divider Bias:

    This is most widely used method of providing biasing and stabilization to a

    transistor. In this method, two resistances R1 and R2 are connected across the supply

    voltage VCC and provide biasing. The emitter resistance RE provides stabilization. The

    name Voltage Divider comes from the voltage divider form by R1 and R2. The voltage

    drop across R2 forward biases the base-emitter junction. This causes the base current

    and hence collector current flows in the zero signal condition.

    Circuit Analysis for Self Bias or Voltage Divider Bias:

    To find collector Current (IC):

    I1 = VCC/ R1 + R2 ---- (1)

    VB = VCC R2/ R1 + R2 ---- (2)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    6/74

    Exp.No: Page no-6 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a common emitter amplifier circuit with Voltage Divider biasing method

    for the given specifications

    VCC = 10 V IE =1mA S = 7 hfe = 100 VCE = 5V VE = 1V

    To find RC:

    VCC = IC RC + VCE + IE RE

    = IC RC + VCE + VE ------------ (VE=IE RE)

    IC RC = VCC - VCE - VE

    RC = (VCC - VCE - VE)/ IC

    =

    RC =

    To find VB:

    VB = VBE + VE

    =

    VB =

    S = (1+ ) (1+ (RB / RE))

    1+ + (RB / RE)

    Solving the above equation we get,

    S = 1+ (RB / RE)

    RB = (S-1) RE

    =

    RB =

    To find R1 and R2:

    VB = VCC R2/ R1 + R2 ------ (1)

    R1 + R2 = VCC R2/ VB ------ (A)

    RB = R1 R2/ R1 + R2 ------ (2)

    R1 + R2 = R1 R2/ RB ------ (B)

    From the Equations A and B, (LHS = RHS)

    VCC R2/ VB = R1 R2/ RBR1 = RB VCC/ VB

    =

    R1 =

    We know that,

    RB = R1 R2/ R1 + R2

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    7/74

    Exp.No: Page no-7 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    RB = R1 R2/ R1 + R2 ---- (3)

    VBE = VB - VE

    VB = VBE + VE ---- VE = IE RE

    VB = VBE + IE RE

    IE = VB VBE / RE

    (Or)

    IC = VB VBE / RE ---- (4) IE IC (IE = IC + IB(IBNegligible))

    Considering Eqn. (4) IC does not depend upon . Though IC depends upon VBE but

    in practice VB >> VBE so that IC is practically independent of VBE. Thus IC in this voltage

    divider bias circuit is almost independent of transistor parameters and hence good

    stabilization is ensured.

    Fig 1.1.2: CE amplifier circuit with Voltage divider bias

    To find Collector Emitter Voltage (VCE):

    Applying KVL to the Collector side,

    VCC = IC RC + VCE + IE RE

    VCE = VCC - IC RC - IE RE

    VCE = VCC - IC (RC+RE) --------- IE IC

    Stabilization (S):

    In this circuit excellent stabilization is provided by RE

    VB = VBE + IC RE --------- IE IC

    If collector Current (IC) increases due to rise in temperature, causes the voltage drop

    across emitter resistance RE to increase. As voltage drop across R2 is independent of IC

    therefore, VBE decreases. This in-turn causes IB to decrease which in-turn restore IC to

    the original value.

    Stability Factor(S) = (1+ ) (1+ (RB / RE))

    1+ + (RB / RE)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    8/74

    Exp.No: Page no-8 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Sub. RB = and R1 = .Now RB is given by,

    RB = R1 R2/ R1 + R2 =

    Solving the above equation we get,

    R2 =

    To find CC and CE:

    CC = XCC = Zi / 10

    Zi = R1 ll R2 ll hie

    h ie = h fe re

    re = VT / IE =

    h ie =

    XCC = R1 ll R2 ll hie / 10 ----- R1 ll R2 = R1 R2/ R1 + R2

    =

    XCC =

    XCC = 1/ 2f CC

    CC = 1/ (23.141000.182103)

    = 8.7410-6 = 8.74 f

    CC

    XCE = 1/ 2f CE

    XCE = Z0/10 = R E / 10

    XCE = R E / 10 =

    CE =

    CE =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    9/74

    Exp.No: Page no-9 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Note:

    R2 = 0.1 RE

    To find load resistance:

    RL = VCC VE/ 2 IE

    To find the value of coupling capacitor:

    CC = 1/ 2f XCC

    Where, XCC = Zi/ 10 = R in/ 10

    Zi = R1 ll R2 ll h ie

    h ie = h fe re

    re = VT/ IE -------- (VT = 26mV)

    To find the value of bypass capacitor:

    CE = 1/ 2f XCE

    Where XCE= R E / 10

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the biasing of Bipolar Junction Transistor in base resistor bias method and

    voltage divider bias method were studied and verified the same by using PSPICE circuit

    simulation tool.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    10/74

    Exp.No: Page no-10 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a common source JFET amplifier in self biased condition for the given

    specifications

    ID =1.5 mA VDS= 10V IDSS = 0.5mA VP = - 2V VDD= 12 V

    To find VGS:

    ID = IDSS {1-(VGS / VP)}2

    =

    =

    Solving the above equation we get,

    VGS =

    To find VS:

    VGS = VG - VS ------ (VG = 0)

    VGS = - VS =

    VS =

    To find RS:

    RS = VS/ IS ------ (IS = ID)

    RS = VS/ ID

    =

    RS =

    To find RD:

    VDD = ID RD + VDS + IS RS ------ (VS = IS RS)

    VDD = ID RD + VDS + VS

    =

    Solving the above equation,

    RD =

    RD =

    To find CC:

    XC1 = RG / 10 -----RG=1M (To make thegate current negligible)

    =

    XC1 =

    XC1 = 1/ 2f CC1

    CC1 = 1/ 2f XC1 =CC1 = CC2 =

    CC1 = CC2

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    11/74

    Exp.No: Page no-11 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    STUDY OF DIFFERENT TYPES OF BIASING OF ACTIVE CIRCUITS

    (BIASING OF JUNCTION FIELD EFFECT TRANSISTOR - JFET)

    -----------------------------------------------------------------------------------

    Aim:To Study and simulate the different biasing techniques of Junction field effect

    Transistor (Fixed bias and voltage divider bias).

    Components required:

    S.No Description Range Type Quantity

    1 PSPICE Simulation Tool - - -

    2 PC System

    Theory:

    Generally, field effect transistors output characteristics are controlled by input

    voltage, thus field effect transistor is classified as a voltage controlled device. Thisbehavior of the FET represents the clear difference from the BJT (Current controlled

    device).

    FET is classified into two types,

    1. Junction Field Effect Transistor (JFET)2. Metal Oxide Semiconductor Field Effect Transistor (MOSFET).

    A JFET is a three terminal semiconductor device in which current conduction is by one

    type of carrier i.e. electrons or holes.

    JFET Biasing:

    For the proper operation of n-channel JFET, gate must be negative w.r.t. source.This can be achieved either by inserting a battery in the gate circuit or by a circuit known

    as biasing circuit. Biasing of JFET is the most likely one due to the reason that batteries

    are costly and require frequent replacement.

    Biasing Circuit:

    The biasing circuit usessupply voltage VDD to provide the necessary bias. There

    are two most commonly used biasing methods are

    1. Self bias2. Voltage divider bias / Potential divider bias.

    Self-Bias Method:

    Figure 1.2.1 shows the self bias method. The resistor RS is the base resistor. The

    DC component of drain current flowing through RS produces the desired bias voltage.

    The capacitor CS bypasses the AC component of the drain current.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    12/74

    Exp.No: Page no-12 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    To find CS:

    XCS = RS / 10 =

    XCS =

    CS = 1/ 2f XCS

    =

    CS =

    To find RL:

    Gain (A) = gm (RD ll RL)

    Required gain: 10

    RL =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    13/74

    Exp.No: Page no-13 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Analysis:

    To find RS:

    Voltage across RS, VS = ID RS

    Figure 1.2.1: Common Source JFET Amplifier in Self Biased Condition

    To find VS:

    Since the gate current is negligibly small, the gate terminal is at D.C ground i.e,

    VGS = 0VGS = VG - VS ------ (VG = 0)

    VGS = 0 - ID RS

    VGS = - ID RS

    Thus bias voltage VGS keeps gate negative w.r.t. source.

    Operating point:

    The operating point (i.e, zero signal ID and VDS) can be easily determined. Since

    the parameters of the JFET are usually known, zero signal ID can be calculated from the

    following relation

    ID = IDSS {1-(VGS / VP)}2

    Also VDD = ID RD + VDS + IS RS

    VDS = VDD - ID (RD + RS) ------ (ID IS)

    To find CC:

    XC1 = RG / 10 ------RG=1M (To make thegate negligible)

    XC1 = 1 / 2f CC1

    CC1 = 1 / 2f XC1

    To find CS:

    XCS = RS / 10

    CS = 1/ 2f XCS

    To find RL:

    Gain (A) = gm (RD ll RL)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    14/74

    Exp.No: Page no-14 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a common source JFET amplifier in Voltage divider biased condition for the given

    specifications

    ID=2.5mA VDS= 8V IDSS =10mA VP = -5V VDD= 30 V R1=1 M R2=500K

    To find VGS:

    ID = IDSS {1-(VGS / VP)}2

    =

    =

    Solving the above equation we get,

    VGS =

    To find V2:

    V2 = VDD R2 / R1+ R2

    =

    V2 =

    To find RS:

    V2 = VGS + IS RS ----- (IS = ID)

    =

    RS =

    RS =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    15/74

    Exp.No: Page no-15 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Voltage divider bias or potential divider bias:

    Figure 1.2.2 shows potential divider method of biasing a JFET. The circuit is very

    much similar to that of biasing the transistor. The resistors R1 and R2 form a voltage

    divider across drain supply VDD. The voltage V2 across R2 provides the necessary bias.

    Figure 1.2.2: Common Source JFET Amplifier in Voltage Divider Method

    Circuit Analysis:

    To find V2:

    V2 = VDD R2 / R1+ R2

    Now V2 = VGS + ID RS ----- (ID = IS)

    VGS = V2 - ID RS

    The circuit so designed that ID RS is larger than V2 so that VGS is negative. This provides

    correct bias voltage. The operating point can be found by

    ID

    = (V2

    - VGS

    ) / RS

    And VDD = ID RD + VDS + IS RS

    VDS = VDD - ID (RD + RS)

    To find the value of coupling capacitor:

    XCC1 = RG / 10

    RG = R1 R2/ R1 + R2

    CC1 = 1/ 2f XC1

    To find the value of Source capacitor:

    XCS = RS/ 10

    CS = 1/ 2f XCS

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    16/74

    Exp.No: Page no-16 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    To find RD:

    VDD = ID RD + VDS + IS RS

    =

    =

    RD =

    RD =

    To find the value of coupling capacitor:

    XCC1 = RG / 10

    RG = R1 R2/ R1 + R2 =

    XCC1 =

    CC1 =

    CC1 = CC2 =

    To find the value of Source capacitor:

    XCS = RS/ 10

    =

    XCS =

    Cs =

    Cs =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    17/74

    Exp.No: Page no-17 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Description Max.Marks MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the biasing of Junction Field Effect Transistor in base resistor bias method

    and voltage divider bias method were studied and verified the same by using PSPICE

    circuit simulation tool.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    18/74

    Exp.No: Page no-18 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram:

    Design:

    Output requirements: Mid-band voltage gain of the amplifier = 50.

    Selection of transistor:

    Select transistor BC 107 since its minimum guaranteed h FE (=100) is more thanthe required gain (=50) of the amplifier.

    Details of BC 107: Type: NPN silicon, application: In audio frequency.

    Max. Ratings : VCB= 50V VCE= 45 V VBE=6 V IC= 100mANominal Ratings : VCE= 5 V IC= 2mA h FE = 100 to 500

    DC biasing conditions:

    VCC= 12V IC= 2mA VRC= 40% of VCC=4.8VVRE= 10% of VCC=1.2V VCE= 50% of VCC= 6V

    Design of RC

    VRC = IC RC =

    RC = VRC/ IC =

    RC =

    Design of RE

    VRE = IE RE=

    RE = VRE/ IE = ---- IC=IE

    RE =

    Design of voltage divider R1 and R2

    IB= IC/ h FE =

    IB =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    19/74

    Exp.No: Page no-19 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    AMPLIFYING CIRCUITS

    (A) SIMPLE COMMON EMITTER AMPLIFIER CONFIGURATION GAIN & BANDWIDTH

    ---------------------------------------------------------------------------------------------------

    Aim:

    To design, simulate and set up a simple Common Emitter (CE) amplifier using

    bipolar junction transistor and to plot its frequency response.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Capacitors

    3 Resistors

    4 Power Supply

    5 Bread Board6 Signal Generator

    7 CRO

    8 Probe

    9 Connecting wires

    Theory:

    RC Coupled CE amplifier is widely used in audio frequency applications in radioand TV receivers. It provides current, voltage and power gains. Base current controls the

    collector current of a CE amplifier. A small increase in base current results in a relativelylarge increase in collector current. Similarly small decrease in base current causes largedecrease in collector current. The emitter-base junction must be forward biased and thecollector-base junction must be reverse biased for the proper functioning of an amplifier.

    In the circuit diagram, NPN transistor is connected as a common emitter acamplifier. R1 and R2 are employed for the voltage divider bias of the transistor. Voltagedivider bias provides independence from the variation in . The input signal V in iscoupled through CC1 to the base and output voltage is coupled from collector through thecapacitor CC2.

    The input impedance of the amplifier is Z in = R1 ll R2 ll r e and output resistanceis Z out = RC

    Procedure:

    1. Test all the components using a multimeter. Set up the circuit and verify dcbiasing conditions. To check the dc biasing conditions, remove input signaland capacitors in the circuit.

    2. Connect the capacitors in the circuit and apply a sinusoidal signal from signalgenerator to the circuit input. Observe the input and output waveforms on theCRO screen simultaneously.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    20/74

    Exp.No: Page no-20 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Assume the current through R1 =10 IB and that through R2 = 9 IB to avoid loading the

    potential divider by the base current.

    VR2 = Voltage across R2 = VBE + VRE

    VR2 = VBE + VRE = -(1)

    Also VR2 = 9 IB R2 = -----(2)

    From (1) and (2) - (LHS = RHS)

    9 IB R2 =

    R2 =

    R2 =

    VR1 = Voltage across R1 = VCC - VR2

    VR1 = VCC - VR2 = --(1)

    Also VR1= 10 IBQ R1 = ----(2)

    From (1) and (2) - (LHS = RHS)

    10 IBQ R1 =

    R1 =

    R1 =

    Design of RL (Av = -(r c r e)) -------- (3)

    Where r c = RC ll RL -------- (4)

    re =

    re =

    Since the required gain= 50, substituting we get RL = 845. Use 820.

    Design of coupling capacitors CC1, CC2 and CC3

    XC1 at the lowest frequency (say 100Hz), should be equal to one-tenth or less of

    the series impedance being driven by the signal passing through the capacitor. Here the

    relevant impedance is R in.

    Then XC1 R in/10.

    Here R in = R1 ll R2 ll h FE re ---- (5)

    Where re =

    Sub all the values in equation (5), we get

    R in = Then XC1 110 .

    CC1 = 1/ 2fL XC1

    =

    CC1 =

    Similarly,

    XC2 Rout/10.

    WhereRout = RC

    Then XC2 240

    CC2 = 1/ 2fL XC2

    =

    CC2 =

    Design of Bypass capacitors CE

    To bypass the lowest frequency (say 100Hz), XCE should be equal to one-tenth or

    less of the resistance RE.

    XCE RE/10;

    CE 1/ 2fL XCE

    =

    CE =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    21/74

    Exp.No: Page no-21 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    3. Keeping the input amplitude constant vary the frequency of the input signalfrom 0 Hz to 1 MHz. Measure the output amplitude corresponding to differentfrequencies and enter it in tabular column.

    4. Plot the frequency response characteristics on a semi-log graph sheet withgain on Y-axis and log (f) on X-axis. Mark log (fL) and log (fH) correspondingto 1/ 2 times of the maximum gain.

    5. Calculate the bandwidth of the amplifier using the expression BW = fH - fL.6. Remove the emitter bypass capacitor CE from the circuit and repeat the steps

    3 to 5 and observe that the bandwidth increases and gain decreases in the

    absence of CE.

    Circuit Analysis for simple common emitter amplifier in Voltage Divider Bias:

    To find collector Current (IC):

    I1 = VCC/ R1 + R2 ---- (1)

    VB = VCC R2/ R1 + R2 ---- (2)

    RB = R1 R2/ R1 + R2 ---- (3)

    VBE = VB - VE

    VB = VBE + VE ---- VE = IE RE

    VB = VBE + IE RE

    IE = VB VBE / RE

    (Or)

    IC = VB VBE / RE ---- (4) IE IC (IE = IC + IB(IBNegligible))

    Considering Eqn. (4) IC does not depend upon . Though IC depends upon VBE but

    in practice VB >> VBE so that IC is practically independent of VBE. Thus IC in this voltage

    divider bias circuit is almost independent of transistor parameters and hence good

    stabilization is ensured.

    To find Collector Emitter Voltage (VCE):Applying KVL to the Collector side,

    VCC = IC RC + VCE + IE RE

    VCE = VCC - IC RC - IE RE

    VCE = VCC - IC (RC+RE) --------- IE IC

    Stabilization (S):

    In this circuit excellent stabilization is provided by RE

    VB = VBE + IC RE --------- IE IC

    If collector Current (IC) increases due to rise in temperature, causes the voltage drop

    across emitter resistance RE to increase. As voltage drop across R2 is independent of IC

    therefore, VBE decreases. This in-turn causes IB to decrease which in-turn restore IC to

    the original value.

    Stability Factor(S) = (1+ ) (1+ (RB / RE))

    1+ + (RB / RE)

    Model Graph: frequency response with out CE

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    22/74

    Exp.No: Page no-22 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Model Graph: frequency response with CE

    Note:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    23/74

    Exp.No: Page no-23 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    R2 = 0.1 RE

    To find load resistance:

    RL = VCC VE/ 2 IE

    To find the value of coupling capacitor:

    CC = 1/ 2f XCC

    Where, XCC = Zi/ 10 = R in/ 10

    Zi = R1 ll R2 ll h ie

    h ie = h fe re

    re = VT/ IE -------- (VT = 26mV)

    To find the value of bypass capacitor:

    CE = 1/ 2f XCE

    Where XCE= R E / 10

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    24/74

    Exp.No: Page no-24 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    V in =

    With CEWith out CE

    S.NoFrequency

    in Hz Vo in VoltsGain (A) =

    20 log(VO / V in)Vo in Volts

    Gain (A) =20 log(VO / V in)

    1

    2

    3

    4

    5

    6

    7

    89

    10

    11

    12

    13

    14

    15

    16

    17

    18

    19

    20

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    25/74

    Exp.No: Page no-25 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the simple Common Emitter (CE) amplifier using bipolar junction transistor

    was designed, simulated and its frequency response were plotted.

    Bandwidth of the amplifier with CE = fH - fL =

    Bandwidth of the amplifier with out CE = fH - fL =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    26/74

    Exp.No: Page no-26 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a common source JFET amplifier in self biased condition for the given

    specifications

    ID =2 mA VDS= 10VVD= 45 % of

    VDD = 5.4 VVGS = - 2V VDD= 12 V gm = 2.5 Gain(A)=10

    Select RG = 1M to make current negligible.

    To find VS:

    VGS = VG - VS ------ (VG = 0)

    VGS = - VS

    =

    VS =

    To find RS:

    RS

    = VS/ I

    S------ (I

    S= I

    D)

    RS = VS/ ID

    =

    RS =

    To find RD:

    VD = ID RD

    RD = VD/ ID

    =

    RD =

    To find RL:Gain (A) = gm (RD ll RL)

    Required gain: 10

    RL =

    To find CC:

    XC1 = RG / 10 -----RG=1M (To make thegate current negligible)

    =

    XC1 =

    XC1 = 1/ 2f CC1

    CC1 = 1/ 2f XC1 =

    CC1 = CC2 =

    CC1 = CC2

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    27/74

    Exp.No: Page no-27 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    AMPLIFYING CIRCUITS

    (B) COMMON SOURCE AMPLIFIER CONFIGURATION GAIN & BANDWIDTH

    ---------------------------------------------------------------------------------------------------

    Aim:

    To design, simulate and set up a Common Source (CS) amplifier using junction

    field effect transistor and to plot its frequency response.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Capacitors

    3 Resistors

    4 Power Supply

    5 Bread Board

    6 Signal Generator

    7 CRO

    8 Probe

    9 Connecting wires

    Theory:

    Junction field effect transistor (JFET) is unipolar voltage controlled device. Thedrain current is controlled by the voltage at gate. Like BJTs, JFET amplifiers can also be

    set up in three configurations namely Common Drain, Common Source and Common

    Gate. Common Source configuration is similar to common emitter configuration of BJT..

    JFETs can be biased as voltage divider bias or self bias. A self bias circuit

    maintains drain current and gm relatively constant. Constant gm results in a constant

    voltage gain. The design of the circuit is done in such a way that the gate to source

    junction is reverse biased. The reverse biased junction provides high input impedance.

    The applied input voltage slightly changes the gate potential and in turn, the drain

    current varies. The output voltage varies with the drain current.

    The following expression can be sued to find the gain in dB.

    Gain = 20 log (VO / V in)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    28/74

    Exp.No: Page no-28 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    To find CS:

    XCS = RS / 10 =

    XCS =

    CS = 1/ 2f XCS

    =

    CS =

    Circuit Diagram:

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    29/74

    Exp.No: Page no-29 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Analysis:

    To find RS:

    Voltage across RS, VS = ID RS

    Figure 1.2.1: Common Source JFET Amplifier in Self Biased Condition

    To find VS:

    Since the gate current is negligibly small, the gate terminal is at D.C ground i.e,

    VGS = 0VGS = VG - VS ------ (VG = 0)

    VGS = 0 - ID RS

    VGS = - ID RS

    Thus bias voltage VGS keeps gate negative w.r.t. source.

    Operating point:

    The operating point (i.e, zero signal ID and VDS) can be easily determined. Since

    the parameters of the JFET are usually known, zero signal ID can be calculated from the

    following relation

    ID = IDSS {1-(VGS / VP)}2

    Also VDD = ID RD + VDS + IS RS

    VDS = VDD - ID (RD + RS) ------ (ID IS)

    To find CC:

    XC1 = RG / 10 ------RG=1M (To make thegate negligible)

    XC1 = 1 / 2f CC1

    CC1 = 1 / 2f XC1

    To find CS:

    XCS = RS / 10

    CS = 1/ 2f XCS

    To find RL:

    Gain (A) = gm (RD ll RL)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    30/74

    Exp.No: Page no-30 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    31/74

    Exp.No: Page no-31 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Procedure:

    1. Set up the circuit on the breadboard. Check the DC conditions and apply theinput sinusoidal signal from signal generator to the gate.

    2. Obtain the amplified output. Take the output amplitude for various frequenciesfor at the input.

    3. Plot the frequency response curve. Find the bandwidth of the FET amplifier.

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the Common Source amplifier using Junction Field Effect Transistor was

    designed, simulated and its outputs were plotted.

    Bandwidth of the amplifier = fH - fL

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    32/74

    Exp.No: Page no-32 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram: TWO STAGE RC COUPLED AMPLIFIER

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    33/74

    Exp.No: Page no-33 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    TWO STAGE RC COUPLED AMPLIFIER

    ---------------------------------------------------------------------------------------------

    Aim:

    To design, set up and study a two stage RC coupled CE amplifier using Bipolar

    Junction Transistor.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Capacitors

    3 Resistors

    4 Bread Board

    5 Signal Generator

    6 CRO

    Theory:

    More stages of RC coupled amplifiers can be used in cascade to increase the

    voltage gain of an amplifier. A two stage amplifier provides an overall voltage gain of A1

    and A2 are the gains of first and second stages respectively. Since each stage provides a

    phase inversion, the final output is in-phase with the input.

    The input impedance of the second stage is in parallel with R C of the first stage.

    The voltage gain A1 of the first stage is:

    A1 = RC ll Zin (Second stage) / reWhere Zin (Second stage) = R1 ll R2 ll h FE re

    The Voltage gain A2 of the second stage is:

    A2 = RC ll RL/ re

    Procedure:

    1. Test all the components using multimeter and make the connections as per thecircuit diagram.

    2. Apply a sinusoidal signal from the function generator to the circuit input. Observethe input and output waveforms on the CRO screen simultaneously.

    3. Keeping the input amplitude constant, vary the frequency of the input signal from0 Hz to 1 MHz. Measure the output amplitude corresponding to different

    frequencies and enter the values in tabular column.

    4. Plot the frequency response characteristics on a semi log graph sheet with gainon Y-axis and log (f) on X-axis. Mark log (fL) and log (fH) corresponding to 1/ 2

    of the maximum gain.

    5. Calculate the bandwidth of the amplifier using the expression BW = fH - fL.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    34/74

    Exp.No: Page no-34 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design:

    Output requirements: Mid band voltage gain of the amplifier = 100

    Selection of Transistor: Select transistor BC 107 since its minimum guaranteed

    hFE equals the required gain (=50) of the amplifier. Assume the gains A1 = 50 and

    A2 = 2 since A= A1 A2.

    DC biasing conditions:

    VCC = 12 V IC=2mA VRC = 40% of VCC =4.8 V VRE = 10% of VCC =1.2 V

    VCE = 50% of VCC =6 V

    Design of first stage:

    Design of RC

    VRC = IC RC =

    RC = VRC/ IC =

    RC =

    Design of RE

    VRE = IE RE=

    RE = VRE/ IE = ---- IC=IE

    RE =

    Design of voltage divider R1 and R2

    IB= IC/ h FE =

    IB =

    Assume the current through R1 =10 IB and that through R2 = 9 IB to avoid loading the

    potential divider by the base current.

    VR2 = Voltage across R2 = VBE + VRE

    VR2 = VBE + VRE = -(1)

    Also VR2 = 9 IB R2 = ---(2)

    From (1) and (2) - (LHS = RHS)

    9 IB R2 =

    R2 =

    R2 =

    VR1 = Voltage across R1 = VCC - VR2

    VR1 = VCC - VR2 = --(1)

    Also VR1= 10 IBQ R1 = ----(2)

    From (1) and (2) - (LHS = RHS)

    10 IBQ R1 =

    R1 =

    R1 =

    Design of RL

    From A1

    A1 = RC ll Zin (Second stage) / re ----- (3)

    Where Zin (Second stage) = R1 ll R2 ll h FE re ----- (4)

    re =

    re =

    Substituting the R1, R2, h FE and re values in equation (4) and solve the equation

    (3). Finally we get

    A1 = 50 (approx.)

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    35/74

    Exp.No: Page no-35 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    36/74

    Exp.No: Page no-36 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Gain of the CE amplifier is given by the expression

    A2 = AV = (RC ll RL)/ re

    If the required gain = 2, substituting the values and solving the above equation,

    We get,

    RL =

    Design of coupling capacitors CC1, CC2 and CC3

    XC1 at the lowest frequency (say 100Hz), should be equal to one-tenth or less of

    the series impedance being driven by the signal passing through the capacitor. Here the

    relevant impedance is R in.

    Then XC1 R in/10.

    Here R in = R1 ll R2 ll h FE re ---- (5)

    Where re =

    Sub all the values in equation (5), we get

    R in = Then XC1 110 .

    CC1 = 1/ 2fL XC1

    =

    CC1 =

    Similarly,

    XC2 Rout/10.

    WhereRout = RC

    Then XC2 240

    CC2 = 1/ 2fL XC2

    =

    CC2 =

    (Take CC2 = CC3)

    Design of Bypass capacitors CE

    To bypass the lowest frequency (say 100Hz), XCE should be equal to one-tenth or

    less of the resistance RE.

    XCE RE/10;

    CE 1/ 2fL XCE

    =

    CE =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    37/74

    Exp.No: Page no-37 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    38/74

    Exp.No: Page no-38 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    V in =

    S.No Frequency in Hz Vo in Volts Gain (A) =20 log(VO / V in)

    12

    3

    4

    5

    6

    7

    8

    9

    10

    11

    12

    13

    14

    15

    16

    17

    18

    19

    20

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    39/74

    Exp.No: Page no-39 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the two stage RC coupled CE amplifier using Bipolar Junction Transistor was

    designed and its outputs were obtained.

    Gain of the first stage =

    Gain of the second stage =

    Bandwidth of the amplifier =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    40/74

    Exp.No: Page no-40 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram:

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    41/74

    Exp.No: Page no-41 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    COMPLEMENTARY SYMMETRY CLASS B PUSH PULL POWER AMPLIFIER

    ---------------------------------------------------------------------------------------------------

    Aim:

    To design, simulate and set up a Complementary Symmetry Class B Push Pull

    Power Amplifier using bipolar junction transistor and to plot its output characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistors

    2 Capacitors

    3 Resistors

    4 Diodes

    5 Power Supply

    Bread Board

    6 Signal Generator

    7 CRO

    8 Probe

    9 Connecting wires

    Theory:

    Class B operation means that the Q point is located at cut off region hencecollector current flows only for 180 of the input cycle. A complementary symmetrycircuit uses two transistors NPN and PNP with identical characteristics. Both thetransistors are connected as emitter follower with emitters connected together. Thename push pull comes from the fact that one transistor drives current through the loadin one direction (pushing) while the other drives current in opposite direction (pulling).

    The dc bias keeps transistors near cut off region. During the positive half cycle ofthe input, base of NPN transistor T2 is driven positive relative to its emitter. This makesthe transistor ON. At the same time, other transistor remains in OFF state. A currentdetermined by the supply voltage and load resistor gets established in the output circuit.During the negative half cycle of the input, transistor T1 becomes ON and T2 becomesOFF state. Now, output current flows in the opposite direction. Voltage developed acrossRL is like the input voltage. Diodes are functioning as compensating diodes to avoid

    thermal run away.

    Procedure:

    1. Set up the circuit as shown in figure after testing all the components. Observe theoutput waveform on the CRO screen.

    2. Set the frequency of input signal at 1 KHz and load impedance at 8 in powermeter. Take the reading on the power meter for different values of loadimpedance. Plot load impedance versus output power. Note the impedance forwhich output power is Maximum. This is the value of optimum load.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    42/74

    Exp.No: Page no-42 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design:

    Output requirements VO = 50mWDC biasing conditions

    +VCC= 12 V -VCC= -12V VCE1 = VCE2 = 6V P dc = 0.5 mW.

    Selection of RL: the output of an audio amplifier is usually connected to a loud speaker

    whose impedance is normally 8W. Take RL = 8.2 .

    Design of RC

    P dc = IC2 R =

    Then IC =

    IC (RC+ RL) = VCC - VCE =

    RC+ RL =

    Then RC =

    Design of RBase current of the transistors IB = IC/ h FE =

    We can see from the circuit VCC (-VEE) = 2VR + 2VD where VR is the potentialacross the resistor R and VD is the diode drop.

    Then VR =Assume the current through RS is 10IB so as to avoid loading of the biasing network bythe base currents.

    Then R = VR/ 10IB =

    Selection of coupling capacitors CC1 and CCC2

    Since the frequency of interest is in the audio range,

    Take CC1 = CCC2 = CCC3 =

    Observation:

    S.No Resistance in Power in mW

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    43/74

    Exp.No: Page no-43 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Description Max.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the Complementary Symmetry Class B Push Pull Power Amplifier using

    bipolar junction transistor was designed, simulated and its outputs were plotted.

    Optimum Load =..

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    44/74

    Exp.No: Page no-44 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram for Half Wave Rectifier:

    Circuit Diagram for Full Wave Rectifier:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    45/74

    Exp.No: Page no-45 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    CHARACTERISTICS OF HALF WAVE AND FULL WAVE RECTIFIERS

    ----------------------------------------------------------------------------------------------Aim:

    To study the characteristics of half wave and full wave rectifier and plot its output

    characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Resistors

    2 Diodes

    3 Bread Board

    4 Step down transformer

    5 Voltmeter

    6 Ammeter

    7 CRO

    8 Probe

    9 Connecting wires

    10 Power meter

    Theory:

    Rectifier changes ac to dc and it is an essential part of a power supply. Theunique property of a diode permitting the current to flow only in one direction is utilizedrectifiers.

    Half wave rectifier:

    Mains power supply is applied at the primary of the step down transformer. Theentire positive half cycles of the stepped down ac supply pass through the diode and theentire negative half cycles get eliminated.

    For a half wave rectifier,V rms = V m / 2; VDC = V m /

    Where, V rms = rms value of inputVDC = Average value of the inputV m = Peak value of output

    Ripple factor r = ((V rms2 / VDC

    2) 1) 1/2. It can be seen that r=1.21 by substituting thevalues.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    46/74

    Exp.No: Page no-46 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    47/74

    Exp.No: Page no-47 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Full wave rectifier:

    During the +ve half cycles of secondary voltage, the diode D1 is forward biased

    and D2 is reverse biased. Then current flows through the diode D1, load resistor (RL) and

    upper half of the transformer winding. During ve half cycles, diode D2 becomes forward

    biased and D1 becomes reverse biased. Then current flows through the diode D2, load

    resistor (RL) and lower half of the transformer winding. Load current in both the cases is

    in same direction.

    For a full wave rectifier,

    V rms = V m / 2 VDC = 2V m /

    Where, V rms = rms value of inputVDC = Average value of the inputV m = Peak value of output

    Ripple factor r = ((V rms2 / VDC

    2) 1) 1/2. It can be seen that r=0.48 by substituting thevalues.

    Procedure:

    1. Wire the half wave rectifier circuit after testing all the components using amultimeter.

    2. Switch ON mains supply. Observe the transformer secondary voltagewaveform and output voltage waveform across the load resistor,simultaneously on the CRO screen. Note down the peak values.

    3. Calculate the ripple factor using the expression.4. Repeat the above steps to full wave rectifier circuit.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    48/74

    Exp.No: Page no-48 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    Half Wave Rectifier:

    Without Filter

    S.No Amplitude in volts Time in mS

    1

    With Filter

    S.No Amplitude in volts Time in mS

    1

    Full Wave Rectifier:

    Without Filter

    S.No Amplitude in volts Time in mS

    1

    With Filter

    S.No Amplitude in volts Time in mS

    1

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    49/74

    Exp.No: Page no-49 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the characteristics of half wave and full wave rectifier were studied and its

    output characteristics were drawn.

    Ripple factor of half wave rectifier =

    Ripple factor of full wave rectifier = .

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    50/74

    Exp.No: Page no-50 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram:

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    51/74

    Exp.No: Page no-51 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    SERIES VOLTAGE REGULATOR USING TRANSISTORS

    ----------------------------------------------------------------------------------------------

    Aim:To design, simulate and set up a series voltage regulator using transistors and to

    plot its output characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Resistors

    3 Bread Board

    4 Zener Diode

    5 Power supply

    6 Voltmeter

    7 Multimeter

    8 Connecting wires

    Theory:

    Figure shows a simple series voltage regulator using a transistor and Zener diode.

    The circuit called a series voltage regulator because the load current passes through the

    series transistor Q1 as shown in figure. The unregulated DC supply is fed to the input

    terminals and the regulated output is obtained across the load. The Zener diode provides

    the reference voltage.

    Operation:

    The base voltage of transistor Q1 is held to a relatively constant voltage across

    the Zener diode. For example, if 8V Zener (VZ=8V) is used the base voltage of Q1 will

    remain approximately 8V.

    V out = VZ - VBE

    Case (i): If the output voltage decreases, the increased base-emitter voltage causes

    transistor Q1 to conduct more, thereby raising the output voltage. As a result, the output

    voltage is maintained at a constant level.

    Case (ii): If the output voltage increases, the decreased base-emitter voltage causes

    transistor Q1 to conduct less, thereby reducing the output voltage. Consequently, the

    output voltage is maintained at a constant level.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    52/74

    Exp.No: Page no-52 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    Line Regulation:

    S.No Vin (Volts) VO (Volts)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

    Load Regulation:

    S.No IL (milli Amps ) VL (Volts)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    53/74

    Exp.No: Page no-53 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    The advantage of this circuit is that the changes in Zener current are reduced by

    a factor . Therefore, the effect of Zener impedance is greatly reduced and much more

    stabilized output is obtained.

    Load regulation:

    The load regulation is the change in the regulated output voltage when the load

    current is changed from minimum (no load) to maximum (full load).

    Load regulation is denoted by LR and it is expressed as

    LR = VNL V FL

    Where,

    VNL = Load voltage with no load current

    V FL= Load voltage with full load current

    % Load Regulation = ((VNL V FL) / V FL) 100

    Line regulation:

    The line regulation is the ratio of change in output voltage to the input voltage.

    The % line regulation is given by,

    % Line Regulation= ((Change in output Voltage) / (Change in input voltage)) 100

    Procedure:

    Line Regulation

    1. Make the connections as per the circuit diagram.2. Remove the load resistor, vary the input voltage (Vi) and measure the

    corresponding output voltage (VO).

    3. Plot VO versus Vi which gives line regulation curve.4. Calculate the percentage line regulation.

    Load Regulation

    1. Make the connections as per the circuit diagram.2. Keeping the input voltage constant, vary the load resistance and measure the

    corresponding load current and load voltage.

    3. Plot the load regulation characteristics (VL versus IL).4. Mark the no load and full load output voltages on this graph.5. Calculate the percentage load regulation

    Limitations:

    (i) Although the changes in Zener current are much reduced yet theoutput is not absolutely constant. It is because both VBE and VZ

    decrease with the increase in room temperature.

    (ii) The output voltage cannot be changed easily as no such means isprovided.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    54/74

    Exp.No: Page no-54 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design:

    A series voltage regulator is required to supply a current of 1 Amps at a constant

    voltage of 6V. If the supply voltage is 10V and the Zener operates in the breakdown

    region, design the circuit. Assume =50, VBE=0.5V and minimum Zener current = 10mA.

    The design steps require the determination of breakdown voltage and current

    limiting resistance RS.

    (1)Zener breakdown voltage:

    The collector-emitter terminals are in series with the load. Therefore, the load

    current must pass through the transistor.

    Collector current (IC) = 1A

    Base current (IB) = IC/

    =

    Output Voltage Vout = VZ - VBE

    =

    VZ =

    Hence zener diode of break down voltage 6.5 is required

    (2) To find the value of RS:

    Voltage across RS = V in - VZ

    =

    =

    RS = Voltage across RS/ (IB + IZ)

    =

    RS =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    55/74

    Exp.No: Page no-55 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the series voltage regulator using transistors was designed, simulated and

    its output characteristics were drawn.

    % Load Regulation =.

    % Line Regulation =.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    56/74

    Exp.No: Page no-56 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Circuit Diagram:

    Model Graph:

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    57/74

    Exp.No: Page no-57 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    SHUNT VOLTAGE REGULATOR USING TRANSISTORS

    ----------------------------------------------------------------------------------------------

    Aim:To design, simulate and set up a shunt voltage regulator using transistors and to

    plot its output characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Resistors

    3 Bread Board

    4 Zener Diode

    5 Power supply

    6 Voltmeter

    7 Multimeter

    8 Connecting wires

    Theory:

    A Shunt voltage regulator provides regulation by shunting current away from the

    load to regulate the output voltage. The voltage drop across series resistance depends

    upon the current supply to RL. The output voltage is equal to the sum of zener voltage

    (VZ) and transistor base-emitter voltage (VBE).

    V out = VZ + VBE

    If the load resistance decreases, the current through base of the transistor

    decreases. As a result, the less collector current is shunted. Therefore the load current

    becomes larger, thereby maintaining the regulated voltage across the load. Reverse

    happens should the load resistance increase.

    Load regulation:

    The load regulation is the change in the regulated output voltage when the load

    current is changed from minimum (no load) to maximum (full load).

    Load regulation is denoted by LR and it is expressed as

    LR = VNL V FL

    Where,

    VNL = Load voltage with no load current

    V FL= Load voltage with full load current

    % Load Regulation = ((VNL V FL) / V FL) 100

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    58/74

    Exp.No: Page no-58 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    Line Regulation:

    S.No Vin (Volts) VO (Volts)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

    Load Regulation:

    S.No IL (milli Amps ) VL (Volts)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    59/74

    Exp.No: Page no-59 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Line regulation:

    The line regulation is the ratio of change in output voltage to the input voltage.

    The % line regulation is given by,

    % Line Regulation= ((Change in output Voltage) / (Change in input voltage)) 100

    Drawbacks:

    A shunt voltage regulator has the following drawbacks;1. A large portion of the total current through RS flows through transistor rather

    than to the load.

    2. There is a considerable power loss in RS.

    3. There are problems of over voltage protection in this circuit.

    Procedure:

    Line Regulation

    1. Make the connections as per the circuit diagram.2. Remove the load resistor, vary the input voltage (Vi) and measure the

    corresponding output voltage (VO).

    3. Plot VO versus Vi which gives line regulation curve.4. Calculate the percentage line regulation.

    Load Regulation

    1. Make the connections as per the circuit diagram.2. Keeping the input voltage constant, vary the load resistance and measure the

    corresponding load current and load voltage.

    3. Plot the load regulation characteristics (VL versus IL).4. Mark the no load and full load output voltages on this graph.5. Calculate the percentage load regulation.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    60/74

    Exp.No: Page no-60 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    61/74

    Exp.No: Page no-61 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the shunt voltage regulator using transistors was designed, simulated and

    its output characteristics were drawn.

    % Load Regulation =.

    % Line Regulation =.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    62/74

    Exp.No: Page no-62 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a Darlington pair amplifier circuit for the given specifications

    VCC = 12 V IE =1mA S = 10 hfe = 100 f= 50 Hz

    AV 1, A1= A11 * A12

    hfe1 = hfe2; A1= (hfe)2

    Apply KVL to output loop,

    VCC = VCE + VE ----- (1)

    VCE = VCC / 2

    =

    VCE = ----- (2)

    From equation (1),

    VE = ----- (3)

    =

    VE = IE RE ----- (4)

    RE = VE/ IE =

    RE = ----- (5)

    The Stability factor (s),

    S = (1+ ) (1+ (RB / RE))

    1+ + (RB / RE)Solving the above equation we get,

    S = 1+RB/ RE

    10 = 1+RB/ RE

    RB = (10-1) RE

    =

    RB =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    63/74

    Exp.No: Page no-63 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DARLINGTON PAIR AMPLIFIER

    ------------------------------------------------------------------------------------------

    Aim:

    To design, simulate and test a performance of a Darlington Pair amplifier and to

    plot its frequency response characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Capacitors

    3 Resistors

    4 Power Supply

    5 Bread Board

    6 Signal Generator

    7 CRO

    8 Probe

    9 Connecting wires

    Theory:

    In some occasions, the current gain and input impedance often an emitter

    follower are insufficient to meet the requirement. In order to increase, the overall values

    of circuit gain (Ai) and the input impedance, two transistors are connected in series in

    emitter follower configuration such a circuit is known as Darlington amplifier. Note that

    emitter of the first transistor is connected to the base of the second transistor and the

    collector terminals of the two transistors are connected together.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    64/74

    Exp.No: Page no-64 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    To find VB:

    VB = VBE + VE

    =

    To find R1 and R2:

    VB = VCC R2/ R1 + R2 ------ (1)

    R1 + R2 = VCC R2/ VB ------ (A)

    RB = R1 R2/ R1 + R2 ------ (2)

    R1 + R2 = R1 R2/ RB ------ (B)

    From the Equations A and B, (LHS = RHS)

    VCC R2/ VB = R1 R2/ RB

    R1 = RB VCC/ VB

    =

    R1 =

    We know that,

    RB = R1 R2/ R1 + R2

    Sub. RB = and R1 = in above equation,

    Solving the above equation we get,

    R2 =

    To find Ci and C0:

    Ci = XCi = Zi / 10

    Zi = R1 ll R2 ll hie

    h ie = h fe re

    re = VT / IE =

    h ie =

    XCC = R1 ll R2 ll hie / 10 ----- RB = R1 R2/ R1 + R2

    = =

    XCC =

    XCC = 1/ 2f CC

    CC =

    =

    Ci

    XC0 = 1/ 2f C0

    XC0 = Z0/10 = R E / 10

    XC0 =

    C0 =

    =

    C0

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    65/74

    Exp.No: Page no-65 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    The result is that emitter current of the first transistor is base current of the

    second transistor. Therefore, the current gain of the pair is equal to product of individual

    current gains i.e.,

    = 1 2

    Here the high current gain is achieved with the minimum use of components. Thebiasing analysis is similar to that for one transistor except that two VBE drops are to be

    considered.

    Thus, Voltage across R2, V2 = VCC R2/ (R1 + R2)

    Voltage across RE, VE = V2 - 2 VBE

    Current through RE, IE2 = V2 - 2 VBE / RE

    Since the transistors are directly coupled, IE1 = IB2.

    Now, IB2 = IE2/ 2, IE1 = IE2/ 2.

    In practice, the two transistors are put inside single transistor housing and threeterminals E, B and C are brought out as shown in figure. This three terminal device is

    known as Darlington transistor. The Darlington transistor acts like a single transistor that

    has high current gain and high input impedance.

    IE1 = IE2/ 2.

    Applications:

    When emitter follower cannot provide the required high input impedance and

    current gain, the Darlington amplifier is used.

    Procedure:

    1. Set up the circuit on the breadboard. Check the DC conditions and apply theinput sinusoidal signal from signal generator to the gate.

    2. Obtain the amplified output. Take the output amplitude for various frequenciesfor at the input.

    3. Plot the frequency response curve. Find the bandwidth of the FET amplifier.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    66/74

    Exp.No: Page no-66 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:

    V in =

    S.No Frequency in Hz Vo in Volts Gain (A) =20 log(VO / V in)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

    11

    12

    13

    14

    15

    16

    17

    18

    19

    20

    Model Graph: Darlington amplifier

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    67/74

    Exp.No: Page no-67 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the Darlington Pair amplifier was designed, simulated and its

    frequency response characteristics were drawn.

    Band Width of the Amplifier (BW) = fH - fL.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    68/74

    Exp.No: Page no-68 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Design a Class A power amplifier for the given specifications

    RL = 220 Pa = 500mW = 0.5Watts

    Output power (Po) = VCC2 / 8 RL

    Po 8 RL = VCC2

    VCC2 =

    VCC2 =

    VCC =

    Apply KVL to output loop,

    VCE = VCC / 2

    =VCE =

    VCC = IL RL + VCE

    VCC - VCE = IL RL

    IL = VCC - VCE/ RL

    =

    =

    The Collector Power is given by,

    PC = VCC IL

    ==

    The Maximum output power is given by,

    PO(max) = Vo2/ RL

    =

    =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    69/74

    Exp.No: Page no-69 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    CLASS A POWER AMPLIFIER

    ------------------------------------------------------------------------------------------

    Aim:

    To design, simulate and test a performance of a Class A power amplifier and to

    plot its frequency response characteristics.

    Components Required:

    S.No Description Range(s) Type Quantity

    1 Transistor

    2 Capacitors

    3 Resistors

    4 Power Supply

    5 Bread Board

    6 Signal Generator

    7 CRO

    8 Probe

    9 Connecting wires

    Theory: Class A Amplifiers

    The power amplifier is said to be class A amplifier if the Q point and the input

    signal are selected such that the output signal is obtained for a full input cycle.

    Key Point: For this class, position of the Q point is approximately at the midpoint of the

    load line. For all values of input signal, the transistor remains in the active region and

    never enters into cut-off or saturation region.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    70/74

    Exp.No: Page no-70 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    The input power is given by,

    Pin = Vi2/ Zi

    Vi =

    Zi = R1 ll R2 ll hie

    h ie = h fe re

    re = VT/ IE =

    h ie =

    Zi =

    Pin =

    The Efficiency is given by.

    = (PO(max)/ PC) 100

    =

    =

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    71/74

    Exp.No: Page no-71 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    When an A.C. input signal is applied, the collector voltage varies sinusoidally

    hence the collector current also varies sinusoidally the collector current flows for 360

    (full cycle) of the input signal. In other words, the angle of the collector current flow is

    360 i.e. one full cycle. The current and voltage waveforms for a class A operation are

    shown with the help of output characteristics and the load line, in the Figure. As shown

    in the Figure, for full input cycle, a full output cycle is obtained. Here signal is faithfully

    reproduced, at the output, without any distortion. This is an important feature of a class

    A operation. The efficiency of class A operation is very small.

    Procedure:

    1. Test all the components using a multimeter. Set up the circuit and verify dcbiasing conditions. To check the dc biasing conditions, remove input signal

    and capacitors in the circuit.

    2. Connect the capacitors in the circuit and apply a sinusoidal signal from signalgenerator to the circuit input. Observe the input and output waveforms on the

    CRO screen simultaneously.

    3. Keeping the input amplitude constant vary the frequency of the input signalfrom 0 Hz to 1 MHz. Measure the output amplitude corresponding to different

    frequencies and enter it in tabular column.

    4. Plot the frequency response characteristics on a semi-log graph sheet withgain on Y-axis and log (f) on X-axis. Mark log (fL) and log (fH) corresponding

    to 1/ 2 times of the maximum gain.

    5. Calculate the bandwidth of the amplifier using the expression BW = fH - fL.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    72/74

    Exp.No: Page no-72 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    Observation:V in =

    S.No Frequency in Hz Vo in Volts Gain (A) =20 log(VO / V in)

    1

    2

    3

    4

    5

    6

    7

    8

    9

    10

    11

    12

    13

    14

    15

    16

    17

    18

    Model Graph: Class A Amplifier

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    73/74

    Exp.No: Page no-73 Date: / /

    Electronic Circuits I Lab Vidyaa Vikas College of Engineering and Technology

    DescriptionMax.Marks

    MarksSecured

    Preparation 30

    Performance 40

    Viva Voce 10

    Record 20

    Total 100

    Staff Signature

    Result:

    Thus the Class A amplifier was designed, simulated and its frequency

    response characteristics were drawn.

    Band Width of the Amplifier (BW) = fH - fL.

  • 8/2/2019 Ecl 302 Electronic Circuits - I and Simulation Lab - Student Version

    74/74

    Exp.No: Page no-74 Date: / /

    NO SUBSTITUTE FOR HARDWORK