Post on 28-Dec-2018
• 3.3V to 12V input voltage1• 20A maximum load capability, with no derating up to TPCB = 90°C• 5 bit DAC settable, 0.925V to 2V output voltage range 2• Configurable down to 3.3Vin & up to 3.3Vout with simple external circuit 3• 200kHz or 300kHz nominal switching frequency• Optimized for very low power losses• Over & undervoltage protection• Adjustable lossless current limit• Internal features minimize layout sensitivity *• Very small outline 14mm x 14mm x 3mm
Full Function Synchronous Buck Power BlockIntegrated Power Semiconductors, Control IC & Passives
The iP1001 is a fully optimized solution for high current synchronous buck applications requiring up to 20A.The iP1001 is optimized for single-phase applications, and includes a full function fast transient responsePWM control, with an optimized power semiconductor chip-set and associated passives, achieving benchmarkpower density. Very few external components are required, including output inductor, input & output capacitors.Further range of operation to 3.3Vin can be achieved with the addition of a simple external boost circuit, andoperation up to 3.3Vout can be achieved with a simple external voltage divider.
iPOWIR technology offers designers an innovative board space-saving solution for applications requiring highpower densities. iPOWIR technology eases design for applications where component integration offersbenefits in performance and functionality. iPOWIR technology solutions are also optimized internally for layout,heat transfer and component selection.
Description
iP1001 Power Block
Features
* Although, all of the difficult PCB layout and bypassing issues have been addressed with the internal design of the iPOWIR block, proper layout techniques should beapplied for the design of the power supply board. There are no concerns about unwanted shutdowns common to switching power supplies, if operated as specified. TheiPOWIR block will function normally, but not optimally without any additional input decoupling capacitors. Input decoupling capacitors should be added at Vin pin for stableand reliable long term operation. No additional bypassing is required on the Vdd pin. See layout guidelines in datasheet for more detailed information.
PD - 94336c
05/20/03
iP1001
www.irf.com 1
iP1001 Internal Block Diagram
VFSGNDSSGND PGND
VSW
VIN
VF
PWM & Driver
D0D1D2D3D4
ENABLEPGOOD
5 Bit DAC
ILIMFREQ
VDD
VFSGNDSSGND PGND
VSW
VIN
VF
PWM & Driver
D0D1D2D3D4
ENABLEPGOOD
5 Bit DAC
ILIMFREQ
VDD
www.irf.com2
iP1001Absolute Maximum Ratings
Recommended Operating Conditions
Electrical Specifications @ VDD = 5V & TPCB 0°C - 90°C (Unless otherwise specified)
All specifications @ 25°C (unless otherwise specified)
Parameter Symbol Min Typ Max Units ConditionsVIN to PGND -0.3 - 16.0VDD to PGND -0.3 - 6.0VFS -0.3 - VDD+0.3VF -0.3 - VDD+0.3D0-D4 -0.3 - VDD+0.3PGOOD to PGND -0.3 - 6.0ENABLE to PGND -0.3 - 6.0ILIM -0.3 - VDD+0.3FREQ -0.3 - VDD+0.3Output RMS Current - - 20 ABlock Temperature TBLK -40 - 125 °C
V
Parameter Symbol Min Typ Max Units ConditionsSupply Voltage VDD 4.5 - 5.5Input Voltage Range 1 VIN 3.3 - 12 With 4.5V<VDD<5.5V
Output RMS Current from VSW 4 IoutVSW - - 20 A
Output Voltage Range 2 VOUT 0.925 - 2.0 V DAC Settingsee VID code, Table1.
V
Parameter Symbol Min Typ Max Units ConditionsPower Loss PLOSS - 3.1 3.9 W 300kHz, 12VIN, 1.3Vout, 20A
Over Current Shutdown - 25 - AVIN=12V, VOUT=1.3V, FREQ=300KHz, RLIM=340k
Soft Start Time - 1.8 - ms
Output Voltage Accuracy -2 - 2 % All DAC codes TBLK = -40°C to 125°C
VF Input Resistance - 181 - kΩ- 200 - freq pin connected to VDD
- 300 - freq pin floatingVDD Undervoltage Lockout - 4.2 - V 200mV hysteresisOutput Undervoltage Shutdown Threshold - 0.8 - V
Output Undervoltage Protection Blanking Time - 20 - ms ENABLE going high on start-up
Output Overvoltage Shutdown Threshold at VF
- 2.25 - V See OVP note in Design Guidelines
PGOOD Trip Threshold PGOOD - VDAC -5% - V At VF
PGOOD Leakage Current - 1 - µA PGOOD output high Forced to 5.5V
PGOOD Output Low Voltage - - 0.4 V Isink = 1mALogic Input High Voltage 2.4 - - V D0-D4, EnableLogic Input Low Voltage - - 0.8 V D0-D4, Enable
FREQFrequency kHz
www.irf.com 3
iP1001Electrical Specifications (continued)
Notes :1 For Vin less than 4.5V requires external 5VDD supply.2 Can be modified to operate up to 3.3VOUT, outside of DAC settable range. See Design Guidelines on how to set output voltage greater than 2V.3 See design guidelines.4 See Fig. 5 for Recommended Operating Area
Parameter Symbol Min Typ Max Units ConditionsVDD Operating Current IVDD - 25 - mA Enable High, 300kHzVDD Quiescent Current IQVDD - 600 - µA Shutdown modeVIN Quiescent Current IQVIN - - 1 mA Enable Low, VIN = 12V
ILIM to SGND Internal Resistance - 300 - kΩ Measured ILIM pin to SGND
www.irf.com4
iP1001
Fig 1. Power Loss vs Current Fig 2. Safe Operating Area (SOA) vs TPCB
Adjusting the Power Loss and SOA curves for different operating conditionsTo make adjustments to the power loss curves in Fig. 1, multiply the normalized value obtained from the curves in Figs. 3,or 4 by the value indicated on the power loss curve in Fig. 1. If multiple adjustments are required, multiply all of thenormalized values together, then multiply that product by the value indicated on the power loss curve in Fig. 1. The resultingproduct is the final power loss based on all factors.
To make adjustments to the SOA curve in Fig. 2, determine the maximum allowed PCB temperature in Fig. 2 at the requiredoperating current. Then, add the correction temperature from the normalized curves in Figs. 3 or 4 to find the final maximumallowable PCB temperature. When multiple adjustments are required, add all of the temperatures together, then add the sumto the PCB temperature indicated on the SOA graph to determine the final maximum allowable PCB temperature based onall factors.
Note: If input voltage <5Vin nominal operation is required then first see Fig. 5 for maximum current capability limit.
Operating Conditions for the examples below:
Output Current = 20A Input Voltage = 7VOutput Voltage = 2.5V
Adjusting for Maximum Power Loss:
(Fig. 1) Maximum power loss =5 W(Fig. 3) Normalized power loss for output voltage ≈1.14(Fig. 4) Normalized power loss for input voltage ≈0.89
Adjusted Power Loss = 5W x 0.89 x 1.14 ≈ 5.07W
Adjusting for SOA Temperature:
(Fig. 2) SOA PCB Temperature = 90°C(Fig. 3) Normalized SOA PCB Temperature for output voltage ≈ -4.5°C(Fig. 4) Normalized SOA PCB Temperature for input voltage ≈ 4°C
Adjusted SOA PCB Temperature = 90°C + 4°C -4.5°C ≈ 89.5°C
Guaranteed Performance Curves
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
0 2 4 6 8 10 12 14 16 18 20
Output Current (A)
Po
we
r L
os
s (
W)
VIN = 12V
VOUT = 1.3V
TBLK=125°C
fsw set to 300kHZ
Maximum
Typical
0
2
4
6
8
10
12
14
16
18
20
22
0 10 20 30 40 50 60 70 80 90 100 110 120 130
PCB Temperature (°C)
Ou
tpu
t C
urr
en
t (A
)
VIN = 12V
VOUT = 1.3V
fsw set to 300kHZ
Safe Operating Area
www.irf.com 5
iP1001
Fig 4. Normalized Power Loss vs VINFig 3. Normalized Power Loss vs VOUT
Fig 5. Recommended Operating Area
For 200kHz frequency setting there will be a10% power loss reduction and a positive PCBtemperature adjustment of 3°C.
Typical Performance Curves
Output Voltage (V)
0
5
10
15
20
25
0.9 1.2 1.5 1.8 2.1 2.4 2.7 3.0 3.3
VIN = 3.3V,200kHz
VIN = 5V to 12V200kHz/300kHz
Input Voltage (V)
SOA PC
B Temperature Adjustm
entltage (°C)
SOA PC
B Temperature Adjustm
entltage (°C)
Pow
er L
oss
(Nor
mal
ized
)
Pow
er L
oss
(Nor
mal
ized
)
Output Voltage (V)
Load
Cur
rent
(A)
0.88
0.94
1.00
1.06
1.12
1.18
1.24
1.30
1.36
0.9 1.3 1.7 2.1 2.5 2.9 3.3
-13
-11
-9
-6
-4
-2
0
2
4
VIN = 12VIOUT = 20Afsw set to 300kHzTBLK = 125°C
0.83
0.86
0.89
0.91
0.94
0.97
1.00
3 4 5 6 7 8 9 10 11 12
0
1
2
3
4
5
6
VOUT = 1.3VIOUT = 20Afsw set to 300kHzTBLK = 125°C
www.irf.com6
iP1001D4 D3 D2 D1 D0 OUTPUT
VOLTAGE(V) 0 0 0 0 0 2.00 0 0 0 0 1 1.95 0 0 0 1 0 1.90 0 0 0 1 1 1.85 0 0 1 0 0 1.80 0 0 1 0 1 1.75 0 0 1 1 0 1.70 0 0 1 1 1 1.65 0 1 0 0 0 1.60 0 1 0 0 1 1.55 0 1 0 1 0 1.50 0 1 0 1 1 1.45 0 1 1 0 0 1.40 0 1 1 0 1 1.35 0 1 1 1 0 1.30 0 1 1 1 1 Shutdown* 1 0 0 0 0 1.275 1 0 0 0 1 1.250 1 0 0 1 0 1.225 1 0 0 1 1 1.200 1 0 1 0 0 1.175 1 0 1 0 1 1.150 1 0 1 1 0 1.125 1 0 1 1 1 1.100 1 1 0 0 0 1.075 1 1 0 0 1 1.050 1 1 0 1 0 1.025 1 1 0 1 1 1.000 1 1 1 0 0 0.975 1 1 1 0 1 0.950 1 1 1 1 0 0.925 1 1 1 1 1 Shutdown*
* Shutdown : Upon receipt of the shutdown code (per VID code table above), both FETs are turned OFF andthe output is discharged as the undervoltage protection is activated.
Table 1. VID Code Table22222
0100200300400500600700800900
6 11 16 21 26 31 36Typical Current Limit Setting in Amps
Cur
rent
Lim
it R
esis
tor R
lim in
kO
hms
Fig 6. Overcurrent adjustment settings using RLIM
www.irf.com 7
iP1001
Table 2. Pin Description
Pin Nam e Ball Designator Pin Description
V IN A9-A12, B9-B12, C9-C14, D9-D14, E9-E16, F9-F16, G9-G16
Input voltage connection node.
NC
A1, A6-A7, A13-A15, B1, B6-B7, B13-B16, C3, C6-C7, C15-C16, D3-D4, D6, D15-D16 E3-E6, F1-F5, G1-G5, H1-H5, J1-J2, J6-J8, K6-K8, L6-L8, M 6-M 8, N4-N5, N7-N8, P4-P5, P7-P8, R6-R8, S6-S8
No electrical connection .
V SW
H9-H14, J11-J14, K11-K14, L11-L14, N11-N14, M 11-M 14, P11-P14, R11-R14, S11-S14
Output inductor connection node.
PGND
H15-H16, J15-J16, K9-K10, K15-K16, L9-L10, L15-L16, M 9-M 10, M 15-M 16, N9-N10, N15-N16, P9-P10, P15-P16, R9-R10, R15-R16, S9-S10, S15-S16
Power ground.
V DD R4-R5, S4-S5 Con trol Power connection node SGND A2-A3, B2-B3 Signal ground.
GNDS E1 Rem ote Ground Sense Pin. Connect to PGND for V OU T >2V
ENABLE R3, S3 Com m ands output ON or OFF. Active floating (in ternally pulled h igh). W hen logic low, the synchronous M OSFET is turned ON.
NC R2, S2 No electrical connection , internally pulled high, m ust leave floating.
PGOOD R1, S1 Internally pulled-up to V DD. V F C1-C2 Output voltage feedback local sense.
V FS D1-D2 Output voltage rem ote sense feedback signal. For greater than 2V OUT, disconnect from rem ote load and connect to V F.
D0 P1-P2 D1 N1-N2 D2 M 1-M 2 D3 L1-L2 D4 K1-K2
VID code setting D /A inputs. Internally pulled high.
ILIM A5, B5, C5 Current lim it threshold setting pin. See ILIM curve for external resistor values.
FREQ A4, B4 Switch ing frequency selector pin. Floating selects 300kHz, tied to V DD selects 200kHz.
www.irf.com8
iP1001
AA
V V
A
Averaging
V
AverageInput
AverageOutput
Average OutputCurrent
AverageVDD
AverageVDD
DCAverageInput
Circuit
Voltage
Voltage
Current
DC
VO VOS
Voltage
Current
D1D2
GNDS
D4
ENABLE
PG
ND
D0
D3
VSW
VD
D
PGOOD
VF
SG
ND
VFS
VIN
FREQ
ILIM
iP1001
Fig 7. Power loss test circuit
PIN = VIN Average x IIN AveragePDD = VDD Average x IDD AveragePOUT = VOUT Average x IOUT AveragePLOSS = (PIN + PDD) - POUT
www.irf.com 9
iP1001
Fig 8. Recommended PCB Footprint (Top View)
NC
NC NC
NC NC
NC NC
NC
NC
NC
NC NC
NC
NC NC NC NC
NC NC NC NC
NC NC
NC NC
NC
NC
NC
NC
NC NC NC
NC
NC
NC
ENABLEPGOOD
D0
D1
D2
D3
D4
VDD
VSW
PGND PGND
VINGNDS
SGND FREQ
ILIM
VF
NC
VFS
www.irf.com10
iP1001iP1001 User’s Design GuidelinesThe iP1001 is a 20A power block that consists ofoptimized power semiconductors, PWM control andits associated passive components. It is based ona synchronous buck topology and offers an optimizedsolution where space, efficiency and noise causedby stray parasitics are of concern. The iP1001 com-ponents are integrated in a ball grid array (BGA) pack-age where the electrical and thermal conduction isaccomplished through solder balls.
FUNCTIONAL DESCRIPTION
VIN
The standard iP1001 operating input voltage rangeis 5V to 12V. The input voltage can also be easilyconfigured to run at voltages down to 3.3V.
FREQThe PWM control is pseudo current mode. The ESRof the output filter capacitor is used for current sens-ing and the output voltage ripple developed acrossthe ESR provides the PWM ramp signal.
iP1001 offers two switching frequency settings,200kHz and 300kHz. At a given setting the switchingfrequency will remain relatively constant indepen-dent of load current.
VDD (+5V bias)An external 5V bias supply is required to operate theiP1001. In applications where input voltages arelower than 4.5V, and where 5V is not available, aspecial boost circuit is required to supply VDD with 5V(as shown in the reference design).
Soft Start, VDD Undervoltage LockoutWhen VDD rises above 4.2V a soft start is initiated byramping the maximum allowable current limit. Theramp time is typically 1.8ms. An external capacitorcan be added across the current limit resistor fromILIM to PGND to provide up to 5ms ramp time. Selectthe capacitor according to the 10nf/ms rule.
PGOODThe PGOOD comparator constantly monitors VF forundervoltage. A 5% drop in output voltage can causePGOOD to go low. PGOOD pin is internally pulled-up to VDD through a 100K, 5% resistor. If it is desiredto use the PGOOD signal to enable another stageusing iP1001, then it is recommended to filter andbuffer PGOOD to prevent transients appearing atthe output from pulling PGOOD low.
OVP (Output Overvoltage Protection)If the overvoltage trip 2.25V threshold is reached, theOVP is triggered, the circuit is shutdown and thebottom FET is latched on discharging the output filtercapacitor. Pulling ENABLE low resets the latch. Theovervoltage trip threshold is scaled accordingly, ifoutput voltages greater than 2V are set throughvoltage dividers.
UVP (Output Undervoltage Protection)The Output Undervoltage Protection trip threshold isfixed at 0.8V. If ENABLE is pulled up and VF is below0.8V for a duration of 10-20ms, the PWM will be in alatched state, with the bottom FET latched on, andwill not restart until ENABLE is recycled.
DAC Converter (D0-D4)The output voltage is programmed through a 5-bitDAC (see the VID code in table 1). The output volt-age can be programmed from 0.925V to 2V. To elimi-nate external resistors, the DAC pins are internallypulled up. To set for output voltages above 2V, theDAC must be set to 2V and a resistor divider,R3 & R4 (see Fig 10.), is used. The values of theresistors are selected using equation 1.
Equation 1 : Vout = VF x (1 + R3/R4)
where VF is equal to the DAC setting
and R4 is recommended to be ~1kΩ
Table 3 - iP1001 Operating Truth Table
ENABLEBottom
FET Mode Comments
Low ON Shutdown
High OFF Shutdown DAC code = X1111, Both FETs are turned OFF.
High Switching PW M (Running)
High ON FaultFault latch set by OVP or UVP. This mode will sustain until VDD
is cycled or ENABLE is reset.
www.irf.com 11
iP1001DESIGN PROCEDURE
Inductor SelectionThe inductor is selected according to the followingexpression.
L = VOUT x (1-D) / (fsw x ∆IL)
where, D = VOUT
/ VIN
VOUT is the output voltage in Volts,fsw is the switching frequency in kHz,∆IL is the output inductor ripple current.
The inductor value should be selected from 0.8µHto 2.0µH range.
Output Capacitor SelectionUse tantalum or POSCAP type capacitors for iP1001.Selection of the output capacitors depends onseveral factors.• Low effective ESR for ripple and load transient
requirements.• Stability.
To support the load transients and to stay within aspecified voltage dip ∆V due to the transients, ESRselection should satisfy the following equation:
RESR ≤ ∆V/∆I
where, ∆I is the transient load step
If output voltage ripple is required to be maintainedat specified levels then, the following expressionshould be used to select the output capacitors.
RESR ≤ Vp-p / ∆IL
where, Vp-p is the peak to peak output voltage ripple.
The value of the output capacitor ESR zero frequencyalso determines stability. The value of the ESR zerofrequency is calculated by the expression:
RESR = 1 / (2π x fESR x COUT)
A 470µF POSCAP capacitor has a maximum 35mΩof ESR which provides 9.7kHz zero frequency.The ESR zero frequency must be set below 12kHz.This value is calculated assuming the capacitordatasheet maximum ESR value.
Example:To determine the amount of capacitanceto meet a 30mVp-p output ripple, with 4Ainductor current ripple requirement.
The calculated ESR will be = 30mV/4A =7.5mΩ. This will require 5 x 470uF POSCAPcapacitors. The total ESR will result in a9.7kHz zero frequency.
For stable operation:• Set the resonant frequency fo of the outputinductor and capacitor between 2kHz and 4kHz.The resonant frequency is calculated using thefollowing expression:
fo = 1/ (2π x (√LC))
• Select the output inductor value between 0.8µµµµµHto 2.0µµµµµH and the output capacitance between1880µµµµµF (4x 470µµµµµF) and 5600µµµµµF (12x470µµµµµF)
• Set the minimum output ripple voltage to begreater than 0.5% of the output voltage. Select thecapacitor by ESR and by voltage rating rather thancapacitance.
External Input Capacitor SelectionThe switching currents impose RMS currentrequirements on the input capacitors. The followingexpression allows the selection of the inputcapacitors, based on the input RMS current:
IRMS = ILOAD x ( √D x (1-D))
where, D = VOUT/VIN
www.irf.com12
iP1001Application Issues
Setting VOUT above 2VIn certain applications where the output voltage isrequired to be set higher than the maximum DACcode setting of 2V, it is possible to use an externalresistive voltage divider which, for accuracy, needsto have 1% or better tolerance. The switchingfrequency should be set at 200kHz by connectingthe FREQ pin to VDD. Also, the output voltage shouldnever be set higher than 3.3V with a VIN minimum of5V, or 2.5V with a VIN minimum of 3.3V. The DACcode should be set to 2V and the following equationused to select the resistors:
VOUT = VF x (1 + R3/R4)
See the reference design for reference designators.
Note that the impedance at VF is 180KΩ ±35%. It isrecommended that R3 be calculated assuming avalue of 1kΩ for R4. Connect VFS to VF and GNDS toPGND.
Duty Cycle D = VOUT / VIN >50%For duty cycles >50% the switching frequency shouldbe set at 200kHz. 300kHz switching frequency canbe selected if the output is less than 2V and the dutycycle is <50%.For duty cycles >50%, add external compensationramp from the Vsw terminal of the iP1001 device asshown in the reference design through R9 resistorand C21 capacitor (Fig 10a.). For optimum perfor-mance maintain a RC time constant of approximately5µs.
www.irf.com 13
iP1001
For stable and noise free operation of the wholepower system it is recommended that the designeruses to the following guidelines.
1. Follow the layout scheme presented in Fig.9.Make sure that the output inductor L1 is placed asclose to the iP1001 as possible to prevent noisepropagation that can be caused by switching ofpower at the switching node VSW, to sensitive circuits.
2. Provide a mid-layer solid ground with connectionsto the top layer through vias. The two PGND pads ofthe iP1001 also need to be connected to the sameground plane through vias.
3. Do not connect SGND pins of the iP1001 to PGND.
4. To increase power supply noise immunity, placeinput and output capacitors close to one another, asshown in the layout diagram. This will provide shorthigh current paths that are essential at the groundterminals.
Fig 9. iP1001 suggested layout
5. Although there is a certain degree of VINbypassing inside the iP1001, the external inputdecoupling capacitors should be as close to thedevice as possible.
6. In situations where the load is located at anappreciable distance from the iP1001 block, it isrecommended that at least one or two capacitorsbe placed close to the iP1001 to derive the VFsignal.
7. The VF connection to the output capacitors shouldbe as short as possible and should be routed asfar away from noise generating traces as possible.
8. VFS & GNDS pins need to be connected at theload for remote sensing. If remote sensing is notused connect VFS to VF and GNDS to PGND.
9. Refer to IR application note AN-1029 to determinewhat size vias and what copper weight andthickness to use when designing the PCB.
Layout Guidelines
InputTerminal
LoadTerminal
VOUT
Output Caps (COUT)
Input Caps (CIN) VIN
PGND
VSW
Output Inductor (L1)
PGND
iP1001 Block
www.irf.com14
iP1001
The schematics in Fig.10a & 10b and complete Billof Materials in Table 4 are provided as a referencedesign to enable a preliminary evaluation of iP1001.They represent a simple method of applying theiP1001 solution in a synchronous buck topology.Fig. 10a shows the implementation for <5VINnominal applications, and Fig. 10b shows theimplementation for 5VIN - 12VIN nominalapplications.
The connection pins are provided through the solderballs on the bottom layer of the package. A totalpower supply solution is presented with the additionof inductor L1 and the output capacitors C11-C14.Input capacitors C1-C10 are for bypassing in the5VIN - 12VIN application, but only C1-C3 are requiredfor <5VIN applications (refer to the BOM for values).Switches 1-5 of SW1 are used to program the outputvoltage. Refer to the VID table provided in thisdatasheet for the code that corresponds to thedesired output voltage. Resistors R2 & R4 need tobe removed for operation at standard VID levels(0.925V - 2.0V, leave R3 = 0Ω). Switch 8 of SW1enables the output when floating (internally pulledhigh). The 5V VDD power terminal and input powerterminals are provided as separate inputs. Theycan be connected together if the applicationrequires only 5V nominal input voltage.
The reference design also offers a higher outputvoltage option for greater than 2.0V, up to 3.3V. Foroutput voltages above 2V, the DAC setting must beset to 2V, and then select resistors R3 & R4 perEquation 1 on page 10 for the desired output volt-age. Remove R5 and connect VF to VFS through R2,where R2=0Ω. In this case, GNDS should be refer-enced to PGND. Tighter regulation can be achievedby using resistors with less than 1% tolerance. ForVin < 5V and Vout > 2V, the frequency select pin(FREQ) must be set to 200kHz (connected to VDD).
For applications with VIN < 5V and where there is noauxiliary 5V available, connections JP2 and JP3must be provided in order to enable the boost cir-cuit. This will provide 5V VDD necessary for theiP1001 internal logic to function. The boost circuitwill convert 3.3V input voltage to 5V, to power theVDD, and will provide enough power to supply theinternal logic for up to five iP1001 power blocks.
iP1001 Reference Design
www.irf.com 15
iP1001
C610uF
C510uF
C410uF
C310uF
L11.06uH
12345678
161514131211109
SW1
C16
0.1µF
C210uF
C110uF
R3
PGND
C11
470uFD1
10MQ040N
R2
R5R4
C710uF
C810uF
C910uF
C1010uF
R60
R1
0
+5V
VOSVO
D1D2
GNDS
D4
ENABLE
PG
ND
D0
D3
VSW
VD
D
PGOOD
VF
SG
ND
VFS
VIN
FREQ
ILIM
VIN
VOUT
PGND
TP3
TP4
TP5
TP2
TP1
iP1001+5V
R7
340K, 1%
C12
470uFC13
470uF
U1
25V 25V 25V 25V 25V 25V 25V 25V 25V 25V
C14
470uF6.3V 6.3V 6.3V 6.3V
5-12V
Fig 10a. - Reference Design Schematic For <4.5VIN
Fig 10b. - Reference Design Schematic For 5VIN - 12VIN Nominal
C3100uF
L11.06uH
12345678
161514131211109
SW1
C16
0.1µF
C2100uF
C1100uF
R3
PGND
C11
470uFD1
10MQ040N
R2
R5R4
R60
R1
0
+5V
VOSVO
VIN
VOUT
PGND
TP3
TP4
TP5
TP2
TP1
iP1001+5V
R7
340K, 1%
1 2JP1
FB1
LBI2
LBO3
REF4
SHDN5
GND6
LX7
OUT8
U2
MAX1675
L2
22µHC1710µF
C201µFC19
0.1µF
C1810µF
12
JP2
12
JP3
R8100K
R9
91K
C21
47pF
C12
470uFC13
470uF
U1
Optional
6.3V 6.3V 6.3V
C14
470uF6.3V 6.3V 6.3V 6.3V
3.3-4.5V
D1D2
GNDS
D4
ENABLE
PG
ND
D0
D3
VSW
VD
D
PGOOD
VF
SG
ND
VFS
VIN
FREQ
ILIM
iP1001
www.irf.com16
iP1001
Table 4 - Reference Design Bill of Materials
IRDCiP1001-A (For operation <4.5VIN)Designator Value Part Type Footprint Mfr. Mfr. P/N
C1, C3, C5 100uF Capacitor, 6.3V, 20%, X5R 1812 TDK C4532X5R0J107MT
C2, C4, C6, C7, C8, C9, C10, C15 - Not Installed - - -
C11, C12, C13, C14 470uF Capacitor, 6.3V, 20%, Tantalum 7343 Sanyo 6TPB470M
C16, C19 0.100uF Capacitor, 50V, 10%, X7R 1206 Novacap 1206B104K500N
C17, C18 10.0uF Capacitor, 16V, 10%, X5R 1210 TDK C3225X5R1C106KT
C20 1.00uF Capacitor, 10V, 10%, X7R 0805 MuRata GRM40X7R105K010
C21 47.0pF Capacitor, 50V, 5%, C0G 1206 MuRata GRM42-6C0G470J050A
D1 40V Schottky Diode, 40V, 2.1A D-64 International Rectifier 10MQ040N
JP1, JP2, JP3 - Test Point - Samtec TSW-102-07-LS
JP1-1, JP2-1, JP3-1 - Shunt - Samtec SNT-100-BKT
L1 1.06uH Inductor, 16A, 20%, Ferrite SMT Panasonic ETQP6F1R1BFA
L2 22uH Inductor, 0.68A, 20%, Ferrite SMT Sumida CR43-220
R1 0 Resistor, 0 Jumper 2716 Isotek Corp SMT-R000
R2 -For <2Vout, Not installed
For >2Vout, Resistor, 0 JumperSMT - -
R3 -For <2Vout, Resistor, 0 Jumper
For >2Vout see formula for valueSMT - -
R4
-
For <2Vout, Not installed
For >2Vout recommend 1k
see formula for detail
SMT - -
R5 -For <2Vout, Resistor, 0 Jumper
For >2Vout, Not installed1206 Panasonic ERJ-8GEY0R00
R6 0 Resistor, 0 Jumper 1206 - -
R7 340k
Resistor, 340k , 1%
340k sets for 20A limit.
See ILIM formula for other values
1206 ROHM MCR18EZHF3403
R8 100k Resistor, 100k , 5% 1206 ROHM MCR18EZHJ104
R9 91k Resistor, 91k , 5% 1206 ROHM MCR18EZHJ913
SW1 - 8-position DIP switch SMT C&K Components SD08H0SK
TP1, TP3 - Not Installed - - -
TP2, TP4, TP5 - Test Point - Keystone 1502-2
U1 - Power BlockSSBGA
14mmx14mmInternational Rectifier iP1001
U2 - IC, Step-Up DC-DC Converter, 0.5A 8uMAX Maxim MAX1675EUA
IRDCiP1001-B (For operation 5VIN to 12VIN)Designator Value Part Type Footprint Mfr. Mfr. P/N
C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 10.0uF Capacitor, 25V, 10%, X5R 1812 MuRata GRM43-2X5R106K25A
C11 C12 C13 C14 470uF Capacitor, 6.3V, 20%, Tantalum 7343 Sanyo 6TPB470M
C16 0.100uF Capacitor, 50V, 10%, X7R 1206 Novacap 1206B104K500N
C15, C17, C18, C19, C20, C21 - Not Installed - - -
D1 40V Schottky Diode, 40V, 2.1A D-64 International Rectifier 10MQ040N
JP1, JP2, JP3 - Not Installed - - -
JP1-1, JP2-1, JP3-1 - Not Installed - - -
L1 1.06uH Inductor, 16A, 20%, Ferrite SMT Panasonic ETQP6F1R1BFA
L2 - Not Installed - - -
R1 0 Resistor, 0 Jumper 2716 Isotek Corp SMT-R000
R2 -For <2Vout, Not installed
For >2Vout, Resistor, 0 JumperSMT - -
R3 -For <2Vout, Resistor, 0 Jumper
For >2Vout see formula for valueSMT - -
R4 -
For <2Vout, Not installed
For >2Vout recommend 1k
see formula for detail
SMT - -
R5 -For <2Vout, Resistor, 0 Jumper
For >2Vout, Not installed1206 Panasonic ERJ-8GEY0R00
R6 0 Resistor, 0 Jumper 1206 - -
R7 340k
Resistor, 340k , 1%
340k sets for 20A limit.
See ILIM formula for other values
1206 ROHM MCR18EZHF3403
R8, R9 - Not Installed - - -
SW1 - 8-position DIP switch SMT C&K Components SD08H0SK
TP1 TP2 TP4 TP5 - Test Point - Keystone 1502-2
TP3 - Not Installed - - -
U1 - Power BlockSSBGA
14mmx14mmInternational Rectifier iP1001
U2 - Not Installed - - -
www.irf.com 17
iP1001
Mechanical Drawing
Refer to the following application notes for detailed guidelines and suggestions when implementingiPOWIR Technology products:
AN-1028: Recommended Design, Integration and Rework Guidelines for International Rectifier’siPOWIR Technology BGA PackagesThis paper discusses the assembly considerations that need to be taken when mounting iPOWIR BGA’son printed circuit boards. This includes soldering, pick and place, reflow, inspection, cleaning andreworking recommendations.
AN-1029: Optimizing a PCB Layout for an iPOWIR Technology DesignThis paper describes how to optimize the PCB layout design for both thermal and electrical performance.This includes placement, routing, and via interconnect suggestions.
AN-1030: Applying iPOWIR Products in Your Thermal EnvironmentThis paper explains how to use the Power Loss and SOA curves in the data sheet to validate if theoperating conditions and thermal environment are within the Safe Operating Area of the iPOWIR product.
0.12 [.005] C
2. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].3. CONTROLLING DIMENSION: MILLIMETER
1. DIMENSIONING & TOLERANCING PER ASME Y14.5M-1994.
NOTES:
(4X 1.0 [.039])2.66 [.1047]2.46 [.0969]
TOP VIEW
BOTTOM VIEW SIDE VIEW
3.11 [.1224]2.81 [.1107]
C0.45 [.0177]0.35 [.0138]
PACKAGE BODY.
BALL DIAMETER, IN A PLANE PARALLEL TO DATUM C.
SPHERICAL CROWNS OF THE SOLDER BALLS.
4. SOLDER BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
7 SOLDER BALL DIAMETER IS MEASURED AT THE MAXIMUM SOLDER
5 PRIMARY DATUM C (SEATING PLANE) IS DEFINED BY THE
6 BILATERAL TOLERANCE ZONE IS APPLIED TO EACH SIDE OF THE
5
0.15 [.006] C
CORNER IDBALL A1
2X 614.00[.551] B
14.00[.551]
A
0.15 [.006] C
2X 6
0.15 [.006] C A B 0.08 [.003] C
218X Ø 0.45 [.0178]0.55 [.0216]
7
0.40[.016]
4X
0.80[.032]
30X
www.irf.com18
iP1001
Part Marking
Tape & Reel Information
Data and specifications subject to change without notice. This product has been designed and qualified for the industrial market.
Qualification Standards can be found on IR’s Web site.IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105
TAC Fax: (310) 252-7903Visit us at www.irf.com for sales contact information.03/02
0123XXXXiP1001
TOP
24mm
FEED DIRECTION20mm
NOTES:
1. OUTLINE CONFORMS TO EIA-481 & EIA-541.
XXXX
iP1001
0123
XXXX
0123
iP1001